# Jim Plusquellic

ECE Department, University of New Mexico MSC01 1100, 1 University of New Mexico Albuquerque, NM 87131-0001

Office: 505-277-0785, Cell: 240-475-1882, FAX: 505-277-1349 jimp@ece.unm.edu, http://ece-research.unm.edu/jimp/

### **Education**

| Ph.D. | 1997 | University of Pittsburgh, Computer Science  |
|-------|------|---------------------------------------------|
| M.S.  | 1995 | University of Pittsburgh, Computer Science  |
| B.S.  | 1983 | Indiana University of Pennsylvania, Biology |

## **Work Experience**

| 2014-present | Full Professor, ECE Dept., Univ. of New Mexico                                                                        |
|--------------|-----------------------------------------------------------------------------------------------------------------------|
| 2024-present | Lead PI, SWAP Hub, Arizona State University                                                                           |
| 2021-2022    | Sabbatical at IC-Safety and Enthentica                                                                                |
| 2014-present | President and CEO, IC-Safety, LLC                                                                                     |
| 2016-present | CTO, Enthentica Inc.                                                                                                  |
| 2014-2015    | Sabbatical at Sandia National Laboratories                                                                            |
| 2008-2014    | Associate Professor, ECE Dept., Univ. of New Mexico                                                                   |
| 2011-2018    | Magic Dragon Technologies, LLC                                                                                        |
| 2003-2008    | Associate Professor, CSEE Dept., Univ. of Maryland, Baltimore<br>County                                               |
| 2006         | NASA Faculty Fellowship Program, NASA, Goddard (June-Aug.)                                                            |
| 2003-2004    | Sabbatical at IBM Austin Research Laboratory (SeptMay) and National Institute of Standards and Technology (June-Aug.) |
| 1997-2003    | Assistant Professor, Univ. of Maryland, Baltimore County                                                              |

#### **Honors and Awards**

- Lead PI, Trusted and Assured Microelectronics Theme, SWAP Hub, Arizona State University, July, 2024
- Invited Talk, "Entropy Analysis of FPGA Interconnect and Switch Boxes for Physical Unclonable Functions", Raytheon Technologies 2022 Anti-Tamper Technical Exchange, Oct. 2023
- Invited Talk, "Assessment of Entropy at the Physical Layer in FPGAs", Microelectroics Reliability and Qualification Workshop, El Sagundu, Feb 2023

- Invited Talk, "A Physical Layer Analysis of Entropy in Delay-Based PUFs Implemented on FPGAs", Raytheon Technologies 2022 Anti-Tamper Technical Exchange, Oct. 2022
- **Keynote Address**, "Smart and Secure Electronic Cash", IEEE International Symposium on Smart Electronic Systems (iSES), Dec. 2020
- Associate Editor, ACM Journal on Emerging Technologies in Computer Systems (JETC), Special Issue, "Hardware-Assisted Security for Emerging Internet of Things", 2020
- Invited Paper, "IoT based Consumer Technologies for Smart Cities", World Forum on IoT, 2020
- Invited Talk, "Quantifiable Assurance using Hardware Primtives and Reconfiguration", Office of Secretary of Defense (OSD), Oct. 2019
- Selected Tutorial at HOST, "Side Channel Attacks and Countermeasures", 2019
- Invited Talk, "Quantifiable Assurance using Hardware Primtives and Reconfiguration", Office of Secretary of Defense (OSD), Oct. 2019
- Editor-in-Chief, Hardware Security Section of Cryptography, MDPI, 2018-present
- Inducted into Hall-of-Fame , IEEE International Symposium on Hardware-Oriented Security and Trust , May, 2018
- Appointed Editorial Board, Cryptography, MDPI, 2017
- Outstanding Contribution Awards, IEEE Computer Society, "In Recognition as Co-Founder of and providing Outstanding Contributions to the IEEE International Symposium on Hardware-Oriented Security and Trust (HOST) for the Past Ten Years 2008-2017", 2017
- Selected IoT PUF-based Authentication tutorial at HOST, "Hardware Security and Trust Challenges in Emerging IoT Systems and Applications", 2017 & 2018
- Recipient of "Albuquerque Lab-to-business accelerator" award, Jan. 2016
- 2014 Innovation Award, Science and Technology Center at the Univ. of New Mexico, 2014
- Invited Participant, "Design for Security Working Meeting", Sponsored by US Army Research Office and USC/ISI, July, 2014
- *Invited Participant*, "Secure, Trustworthy, Assured and Resilient Semiconductors and Systems (STARSS) Workshop", Sponsored by SRC-T3S, May. 21-22, 2014
- Featured Entrepreneur, Science and Technology Center at the Univ. of New Mexico, Calendar for 2014
- Featured Entrepreneur, School of Engineering, Univ. of New Mexico (soe.unm.edu/publications/2013/puf-goes-the-hacker.html)

- Invited Talk, "An Embedded Test Structure for Improving Yield Learning, Profiling New Product Introductions and for Implementing Hardware Security Primitives", Intel FSM College of Engineering, Technical Seminar Series, March 2013
- Golden Core Member, IEEE Computer Society, Jan. 2013
- Invited Participant, "Convergence of Software Assurance Methodologies and Trustworthy Semiconductor Design and Manufacture", Sponsored by NSF, SRC and CCC, Jan. 15-16, 2013
- Outstanding Contribution Award, IEEE Computer Society, "In Recognition as Co-Founder of and providing Outstanding Contributions to the IEEE International Symposium on Hardware-Oriented Security and Trust (HOST) for the Past Four Years 2008-2012", June 3, 2012
- Awarded Best IP Session for VTS 2011, VLSI Test Symposium (VTS), Jan. 2012
- International Test Conference, 10 Years of Continuous Service Award, Oct. 2011
- Appointed TTTC Technical Activity Chair: Hardware Security and Trust, Sept. 2011
- Appointed Associate Editor, Transactions on Computers, Feb. 2011
- Structural Tester Donation (Ocelot ZFP Tester) from Verigy, June 2010
- General Chair, Hardware-Oriented Security and Trust, June 2010
- **Co-founder** of IEEE International Workshop on Hardware-Oriented Security and Trust (HOST), June, 2008 (with Mohammad Tehranipoor)
- General Chair, Defect-Based Testing Workshop, Oct. 2006
- International Test Conference, 5 Years of Continuous Service Award, Oct. 2006
- VLSI Test Symposium Best Paper Award, May 2005
- ACM Distinguished Service Award, "For Exemplary Service to ACM/SIGDA and the Design Automation Conference as Director of the University Booth Program", June 2003
- *IBM Visiting Scholar*, Austin Center for Advanced Studies, IBM Austin Research Laboratory, June-July 2001
- Awarded 2001 and 2002, IBM Austin Research Laboratory CAS Fellow Award
- Awarded the Pennsylvania Space Grant Consortium Fellowship, Aug. 1995

# **Company and Academic Research Support**

| 2024-2028 | ASU SWAP Hub, "Trusted and Assured Microelectronics Theme", \$2.5M, Lead P.I.                                           |
|-----------|-------------------------------------------------------------------------------------------------------------------------|
| 2024-2025 | University of Florida, "Workforce Development Proposal on Physical Unclonable Functions (PUF)s", \$80K, P.I.            |
| 2023-2024 | Raytheon, "Investigation of Entropy in the Shift-Register, Reconvergent-Fanout PUF at the Physical Layer", \$100K, P.I. |

| 2023-2024 | University of Florida, "Workforce Development Proposal on Physical Unclonable Functions (PUF)s", \$100K, P.I.                                                                     |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2023-2025 | Bank of Canada, "Soft PUFs", \$154K, Co-P.I.                                                                                                                                      |
| 2022-2024 | Sandia National Laboratories, AA-LDRD, "Advancing Design<br>and Resilience of Strong Physically Unclonable Functions<br>through Data-Driven Models", \$189K, P.I.                 |
| 2021-2024 | Sandia National Laboratories, AA-LDRD, "Fail-Safe Design and Implementation", \$280K, P.I.                                                                                        |
| 2020-2025 | Sandia National Laboratories, "Automating QSense through System-on-Chip Technology", \$450K, P.I.                                                                                 |
| 2024-2025 | IC-Safety contract with large defense contractor                                                                                                                                  |
| 2022-2023 | Sandia National Laboratories and State of New Mexico, "Security Analysis of the PUF-Cash V3.0 Protocol", \$20K, P.I.                                                              |
| 2022-2023 | Sandia National Laboratories and State of New Mexico, "Evaluation of the Machine Learning Resistance of Strong Physical Unclonable Functions", \$20K, P.I.                        |
| 2021-2022 | Sandia National Laboratories and State of New Mexico, "Security Analysis of the PARCE and COBRA authentication protocols", \$20K, P.I.                                            |
| 2021-2022 | Sandia National Laboratories and State of New Mexico, "Evaluation of the Machine Learning Resistance of Strong Physical Unclonable Functions", \$20K, P.I.                        |
| 2021-2022 | Bank of Canada, "PUF-Cash", \$50K, P.I.                                                                                                                                           |
| 2019-2022 | Company sponsored award titled "PUF-based Key Generation", \$200K, P.I.                                                                                                           |
| 2018-2020 | New Mexico Small Business Administration (NMSBA) awards,<br>\$40K per year, P.I.                                                                                                  |
| 2021-2022 | Sandia National Laboratories, "FPGA Dynamic Partial Reconfiguration Approach to Modeling Fault Injection Attacks on FPGAs and Microprocessors", \$45K, P.I.                       |
| 2020-2021 | Sandia National Laboratories, "FPGA Dynamic Partial Reconfiguration Approach to Modeling Fault Injection Attacks on FPGAs and Microprocessors", \$90K, P.I.                       |
| 2019-2020 | Sandia National Laboratories, "FPGA Dynamic Partial Reconfiguration Approach to Modeling Fault Injection Attacks on FPGAs and Microprocessors", \$80K, P.I.                       |
| 2018-2022 | NSF SaTC: CORE: Small: Collaborative: Techniques for Enhancing the Security and Trust of FPGAs-Based Systems, 500K total, P.I., \$200K to UNM, \$200K to UMBC and \$100K to UNCC. |

| 2018-2019    | Company sponsored award titled "Investigation of Security Film Properties", \$80K, P.I.                                                               |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2016-present | Corporate and investor funding for commercialization activities on PUFs                                                                               |
| 2011-2016    | SHF: Small: Measurement and Analysis of Regional Process Variations using Existing and Minimally Invasive On-Chip Embedded Resources, \$300,000, P.I. |
| 2010-2014    | ATE Project: Developing the Digital Technologist for the New Millennium, NSF, \$700,000, Co-P.I.                                                      |
| 2010-2015    | TC: Small: Collaborative Research: Exploration and Validation of Hardware Primitives for Security and Trust, NSF, \$500,000, P.I.                     |
| 2007-2011    | CT-ISG: Detection and Isolation of Malicious Inclusions in Secure Hardware (DIMINISH), NSF, \$150,000, P.I.                                           |
| 2007-2008    | Controller Design for Time-to-Digital Conversion Time-of-Flight Chip, NASA, \$13,000, P.I.                                                            |
| 2007-ongoing | Embedded Test Structures for Variation Analysis, Access to IBM's 65 nm and 90 nm PDK, future funding opportunities, IBM ARL, P.I.                     |
| 2006-2007    | RF-ADC Chip Test Project, \$30,000, NASA, Co-P.I.                                                                                                     |
| 2005-2006    | RF-ADC Chip Design Project, \$85,000, NASA, Co-P.I.                                                                                                   |
| 2004-2006    | Defect Based Test for Detection and Localization, \$20,000, IBM Faculty Partnership Award, P.I.                                                       |
| 2003-2004    | Power Supply Signal Analysis for Defect Detection, Fault Localization and Diagnosis, \$40,000, IBM Faculty Partnership Award, P.I.                    |
| 2001-2004    | Production-Oriented $V_{\rm DDT}$ and $I_{\rm DDQ}$ Device Testing Methods Based on Multiple Power Supply Pad Measurements, \$318,000, NSF, P.I.      |
| 2002-2003    | Novel VLSI Testing and Diagnostics Methods for Silicon Technology, \$40,000, IBM Faculty Partnership Award, P.I.                                      |
| 2002-2003    | Hardware Verification of Novel Power Supply Defect Detection and Diagnosis (research chip fabrication grant), ~\$10,000, NSF, P.I.                    |
| 2001-2002    | Multiple Power Supply Pad $V_{\rm DDT}$ Testing for Delay Faults, \$25,000, IBM Faculty Partnership Award, P.I.                                       |
| 2001-2002    | Dynamic Transport Selection for Mobile Computing, \$50,000, Aether grant, Co-P.I.                                                                     |
| 2000-2001    | Fitting Rovibronic Spectra with Genetic Algorithms, \$10,000, NIST grant, P.I.                                                                        |

| 2000-2001 | Multiple Power Supply Pad V <sub>DDT</sub> Testing for Delay Faults, \$25,000, IBM Faculty Partnership Award, P.I.                    |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------|
| 2000-2001 | Simulator to Evaluate/Prototype Local Area and Personal Area Wireless Network Protocols and Products, \$80,000, Aether grant, Co-P.I. |
| 1999-2000 | Power Supply Transient Signal Analysis for Defect Detection using the FISHNET ASIC, \$74,194, DOD, P.I.                               |

# **Sabbaticals and Off-Site Work Experiences**

Sabbatical at IC-Safety, Enthentica (Sept. 2021-Aug. 2022)

Sabbatical at Sandia National Laboratories (Sept. 2014-Aug. 2015)

NASA Faculty Fellowship Program, NASA, Goddard (June-Aug. 2006)

IBM Austin Research Laboratory (Sept. 2003-May 2004)

National Institute of Standards and Technology (June-Aug. 2004)

# **Equipment and Chip Fabrication Donations**

| 2020      | 1 ZCU111, 4 Xilinx ZCU102s, 60 Xilinx Zedboards, 35 Xilinx Zybo boards, 25 Microsemi ICICLE boards, 25 Altera DE-10 boards, 1 SAKURA-X board, purchased under research grants                   |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2011      | ~\$100K from Remington Test for 2 Micromanipulator 8860 Probe Stations                                                                                                                          |
| 2010      | ~\$400K from Verigy for Ocelot ZFP Inovys Tester                                                                                                                                                |
| 2010      | ~\$30K from MOSIS, MEP Research support program to build a chip in IBM's 10LPe (90 nm Low Power CMOS), Project Title: "Exploration of Validation of Hardware Primitives for Security and Trust" |
| 2008      | ~\$50K from AFRL, SemiProbe IC packaging instrument and PCB fabrication equipment including pick-and-place/re-flow oven.                                                                        |
| 2003-2004 | ~\$80K from Tektronics for teaching laboratories                                                                                                                                                |
| 2003-2004 | ~\$20K from Xilinx for teaching laboratories                                                                                                                                                    |
| 2002-2003 | \$13,360, Intel equipment grant                                                                                                                                                                 |
| 2001-2002 | \$2,701, Xilinx FPGA/software grant                                                                                                                                                             |
| 1999-2000 | \$17,808, Intel equipment grant                                                                                                                                                                 |
| 1999-2000 | \$12,500, DRIF award, UMBC                                                                                                                                                                      |
| 1997-1998 | Lockheed Martin Faculty Development, \$3,000, UMBC                                                                                                                                              |

## **Students**

#### Current Ph.D. Students

Priya Bhakta, ABT

Rachel Cazzola, ABT

Tiamike Dudley, ABT

Don Owen, ABT

Ian Wilcox, ABT

Jason Urvanejo, pre-proposal

#### **Current M.S. Students**

Michael Crabtree, thesis

## Ph.D. Degrees Awarded

Jen Jao, 2024, **chair**, Ideas Tech, "Physical Layer Entropy Analysis for Physical Unclonable Functions"

Idris Olansile Somoye, 2024, **chair**, TwoSixTech, "Periodic Information Leakage Fault Detection on a RISC-V Microprocessor"

Nafis Irtija, 2023, member

George Fragkos, 2022, member

Derek Heeger, 2020, **chair**, Sandia National Laboratories, "Mesh Networking and Security Applications in LoRa Ad-Hoc Networks"

Mitchell Martin, 2020, **chair**, Sandia National Laboratories, "Physical Unclonable Functions Based on Delay Paths and an Interdigital Microstrip Notch Filter"

Xu Zhang, 2017, member

Wenjie Che, 2016, **chair**, New Mexico State University, "Model Building and Security Analysis of PUF-based Authentication"

Dylan Ismari, 2015, **chair**, Micro-RDC, "Detecting Delay Anomalies Introduced by Hardware Trojans Using Chip-Averaging and An On-Chip High Resolution Embedded Test Structure"

Edward Nava, 2015, member

Fareena Saqib, 2014, **chair**, University of North Carolina, Charlotte, "Within-Die Variation Measurement and Analysis Using an Embedded Test Structure REBEL"

Raj Chakraborty (w/distinction), 2014, **chair**, Intel Corp., Thesis title "Novel Transistor Resistance Variation-based Physical Unclonable Functions with On-Chip Voltage-to-Digital Converter Designed for Use in Cryptographic and Authentication Applications"

- Ali Arabi M. Shahi, 2014, member
- Pearlson Prashanth Austin Suthanthiraraj, 2013, member
- Jing Ju, 2013, **chair**, faculty position at Hunan University of Science and Technology, Thesis title "A Physical Unclonable Function Based on Inter-Metal Layer Resistance Variations and an Evaluation of its Temperature and Voltage Stability"
- Jim Aarestad, 2013, **chair**, currently working for COSMIAC, Thesis title "A Hardware-Embedded, Delay-Based PUF Engine Designed for Use in Cryptographic and Authentication Applications"
- Matthew Areno, 2013, **chair**, currently working Raytheon, Thesis title "Strengthening Embedded System Security with PUF Enhanced Cryptographic Engines"
- Charles Lamech (w/distinction), 2012, **chair**, joined Intel Corp. Thesis title: "A Truly Embedded Test Structure for Design-for-Manufacturability, Hardware Security and VLSI Testing"
- Ryan Helinski (w/distinction), 2010, chair, joined Sandia National Laboratory, Thesis title "A Physical Unclonable Function Derived from the Power Distribution System of an Integrated Circuit"
- Mikhail Itskovich, 2009, **chair**, joined Atmel, Thesis title "VLSI Design of an Integrated System for Iddt Testing"
- Dhruva Acharyya, 2008, **chair**, joined IBM ARL, now with Advantest Inc., Thesis title "Hardware Results Demonstrating the Effectiveness of Defect Detection and Fault Localization Using Multiple Supply Pad Based IDDT Measurements"
- Reza MohammadPourrad, 2008, **chair**, research associate UNM, ST Micro, Thesis title "Detection and Localization of Hardware Trojans through Analysis of Power Ports Transient Signals"
- Tom Goff, 2006, member
- Abhishek Singh, 2005, **chair**, joined NVidia, Thesis title "An Analytical Framework for Defect Simulation and Estimation of Power-grid Effects in Defect-based Test Methodologies"
- Xiao Lin, 2005, member
- Chintan Patel, 2004, **chair**, Assistant Prof. UMBC, Thesis title: "Defect Detection and Diagnosis Using Quiescent Signal Analysis"
- Eliza Yingzi Du, 2003, member
- Naomi Avigdor, 2002, member
- William Freeman, 2000, member

## MS Degrees Awarded

Tiamike Dudley (thesis), 2024, chair

Benjamin Bean (thesis), 2023, chair

Rachel Cazzola (thesis), 2023, chair

Jenilee Jao, (thesis), 2022, member

Ryan Lee Fleming (project), 2020, chair

Ivan Bow, (thesis), 2020, chair

Pavlos Athanasios Apostolopoulos, (thesis), 2019, member

Marcos P Torres, (thesis), 2019, member

Nahome Girmahun Bete, (thesis), 2018, chair

Jeffrey Denton Calhoun, (thesis), 2018, chair

Venkata Varahagiri, (project), 2018, chair

Allan Philip, (project), 2018, chair

Steven Ruiz, (CO) 2018, chair

Casey Alexander Petersen, (thesis), 2018, chair

Meghanath Nakka (project), 2017, chair

Jacob Nathaniel Healy, 2017, member

Abdelrahman Elshafiey, 2017, member

Venkata Kishore Kajuluri (project), Nov. 2016, chair

Athul Balan Edichery Alinkeezhil (project), Nov. 2016, chair

James Richard Hemsing (project), Nov. 2016, member

Goutham Pocklassery (thesis), July, 2016, chair

Bill Cavanaugh (thesis), June, 2016, chair

Akshay Sudhir Vaidya (thesis), Oct. 2015, chair

Amanda Bonnie, June, 2015, member

Yuxing Lin, April, 2015, member

Matt Briggs (thesis), Oct. 2014, member

Carlos Montoya (project), Nov. 2013, chair

Robert Wayne Sanchez, Nov. 2013, member

Swathi Jagannath (project), July, 2013, member

John Vranes (project), July, 2013, member

Michael Basile (project), June, 2013, **chair**, Thesis title "Creation of Standard Cell Library and Full Synthesis of FPU using IBM 130nm Technology"

Phani Kumar Kandregula (project), April, 2013, member

Joshua Trujillo (project), November, 2012, chair

Mike Echert (project), October, 2012, member

Kanamu Pupuhi (project), October, 2012, member

Tony Maokhamphiou (project), July, 2012, chair

Thomas LeBoeuf (project), November, 2011, member

Paco Maldonado (project), November, 2011, member

Mirza (project), November, 2011, member

Mitchell Martin (project), April, 2011, chair

Michael Thomas (thesis), April 2011, **chair**, Thesis title "Physics-Based Model and Data Analysis for the Estimation of Transverse Flowing Particles"

Jim Aarestad (thesis), April 2011, **chair**, Thesis title "Characterizing Within-Die and Die-To-Die Delay Variation Introduced by Process Variations and SOI History Effect"

Naveen Purushotham (project), November, 2010, member

Shyam Kottaman (project), July, 2010, member

Fareena Saqib (thesis), May, 2010, member

Greg Feucht (thesis), April, 2010, **chair**, Thesis title "Design and Control of a Cellular Architecture-based Adaptive Wiring Manifold"

Andrea Wright (project), April, 2010, member

Soumik Banerjee (project), March, 2010, member

Srikanth ... (Nasir's student), December, 2009, member

Yang Song (project), November, 2009, member

Sev Shelley (thesis), November, 2009, member

Colby Hoffman (thesis), July, 2009, member

Jason R Hamlet (thesis), March, 2009, member

Ryan Helinski, (thesis), July, 2008, **chair**, Thesis title "Measuring Power Distribution System Resistance Variations for Application to Design for Manufacturability and Physical Unclonable Functions"

Shiva Selvarajan, (thesis), June, 2008, **chair**, Thesis title "Building Benchmark Designs For Trojan Experiments"

Joshua Lottich, (thesis), April, 2007, member

Li Deng (project), Jan. 2007, chair

Haricharan Kotagiri (thesis), Dec. 2006, member

Mahesh Balakristin (thesis), Sept. 2006, chair

Prasath Periyasamy (thesis), Aug. 2006, member

Mohammed ElShoukry (thesis), Aug. 2006, member

Pei Huang (project), Aug. 2006, chair

Hok Tang (thesis), Nov. 2005, member

Jitin Tharian (thesis), March 2005, **chair**, Thesis title "On-Chip Digital Signature Generation for Power Supply Transient Signals"

Pushkar Pulastya (thesis), Aug. 2004, **chair**, Thesis title "Reducing Test Application Time for System-on-Chip Testing"

Junping Zhang (project), Dec. 2004, member

Smita Pawar (project), Aug. 2003, chair

Shanmugavel Ponnusamy (thesis), Nov. 2002, member

Sanat Kamal Bahl (thesis), Aug. 2002, **chair**, Thesis title "Comparison of Initial Cell Search Algorithms for W-CDMA Systems"

Abhishek Singh (thesis), Aug. 2002, **chair**, Thesis title "Analytical Framework of Transient Signal Analysis and its Evaluation under Real Process and Test Hardware Models"

Chintan Patel (thesis), Aug. 2001, chair, Thesis title "Power Supply Transient Signal Integration Circuit"

Ying Ouyang (thesis), Aug. 2000, **chair**, Thesis title "Quiescent Signal Analysis for IC Diagnosis"

Amy Germida (thesis), Jan. 2000, **chair**, Thesis title "8-bit Multiplier Simulation Experiments Investigating the Use of Power Supply Transient Signal Analysis for the Detection of Fabrication Defects in CMOS Integrated Circuits"

Felix K. Watson (thesis), July 1999, member

Zheng Yan (project), Aug. 1999, chair

Chuan-Fu Lin (project), May 1999, chair

Krishnakamar Sivasankaran (thesis), Sept. 1998, member

## **Undergraduate Student Research**

Tiamike Dudley, 2022-2022, Tiamike is working on building a DMA module for the QSense quantum computing project

Charles Helmich, 2018-2019, Charles is working on developing a eCash protocol using PUFs on an Audrino Vidor board

Kevin Barnette, 2017-2019, Kevin is working on building a PCB for hardware security experiments.

- Adam Goldstein, Spring and Fall, 2017, Adam designed a CAN bus architecture using Xilinx Zynq 7010 FPGAs, which later became his senior project.
- Thomas Bauer, Spring 2012, Tom will be designing a PCB for use in a prototype of an OpAmp based comparator scheme for a Physical Unclonable Function.
- Ghadeh Hadi, Summer 2010, Ghadeh is helping with the design of a 65 nm chip using Cadence.
- Ghadeh Hadi, Summer 2009, Ghadeh is working with my graduate students to setup our Integrated Circuit Hardware Analysis Laboratory (IC-HAL).
- Ryan Helinski, Fall-Spring, 2006-07, Ryan is coding an ATPG algorithm to determine fault coverage for our small delay fault detection strategy.
- Kory Schoenfliess, Spring and Summer 2003, TSMC 0.18um standard cell library.
- Michael Riggs, Summer and Fall, 2002, Performance and area comparison of several CORDIC algorithms using FPGAs.
- Johnathan Hudson, Ryan Robucci, Amir Rowhanirad, Ernesto Staroswiecki. Supervised these recipients of the 2001 <u>Provost's Undergraduate Research Award</u> for a entitled "Home Automation Implemented Using a Low-Cost Reconfigurable Hardware Module", UMBC Review, 2002. (Ryan is now a graduate student at Georgia Tech).
- Jonathan Hudson, Summer 1999, Winter 2000, Summer 2000.
- Ernesto Staroswiecki, Summer 1999, Summer 2000. (Ernesto spent the summer of 2003 as an intern at IBM's Austin Research Lab and is now a graduate student at Stanford).

#### **Publications**

## **Book Chapters**

- 1. "Hardware Trojan Detection Schemes Using Path Delay and Side-Channel Analysis", Springer Link, 2019.
- 2. "Detecting Hardware Trojans using Delay Analysis" in book "The Hardware Trojan War: Attacks, Myths, and Defenses", Springer Link, 2017.
- 3. "VLSI Test and Hardware Security Background for Hardware Obfuscation" in book "Hardware Protection through Obfuscation", Springer Link, 2017.
- 4. "PUF-Based Authentication" in book "Fundamentals of IP and SoC Security, Design, Verification, and Debug", Springer Link, 2016.

#### **Journal Publications**

- 1. Tiamike Dudley, Jim Plusquellic, Eirini Eleni Tsiropoulou, Joshua Goldberg, Daniel Stick and Daniel Lobser, "Scatter-Gather DMA Performance Analysis within an SoC-based Control System for Trapped-Ion Quantum Computing", *IEEE TETC*, 2025.
- 2. P. Bhakta, J. Plusquellic, A. Suchanek, T.J. Mannos, "Fail-Safe Logic Design

- Strategies in Modern FPGA Architectures", IEEE Access, 2024.
- 3. Cyrus Minwalla, Eirini Eleni Tsiropoulou and Jim Plusquellic, "Mutually Authenticated Key Exchange with Physical Unclonable Functions", MDPI Cryptography, 2024.
- 4. Benjamin Bean, Cyrus Minwalla, Eirini Eleni Tsiropoulou and Jim Plusquellic, "PUF-Based Digital Money with Propagation-of-Provenance and Offline Transfers Between Two Parties", ACM JETC, 2024.
- 5. Idris O. Somoye, Jim Plusquellic, Tom J. Mannos and Brian Dziki, "An Engineered Minimal-Set Stimulus For Periodic Information Leakage Fault Detection on a RISC-V Microprocessor", MDPI Cryptography, 2024.
- 6. Jenilee Jao, Ian Wilcox, Jim Plusquellic, Biliana S Paskaleva and Pavel B Bochev, "Entropy Analysis of FPGA Interconnect and Switch Matrices for Physical Unclonable Functions", *HASS*, 2024.
- 7. Idris Somoye, Tom J. Mannos, Brian Dziki, Jim Plusquellic, "Self-Assertion-based Countermeasures within a RISC-V Microprocessor for Coverage of Information Leakage Faults", *IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems*, 2023.
- 8. J. Plusquellic, E. E. Tsiropoulou and C. Minwalla, "Privacy-Preserving Authentication Protocols for IoT Devices Using the SiRF PUF," in *IEEE Transactions on Emerging Topics in Computing*, vol. 11, no. 4, pp. 918-933, Oct.-Dec. 2023.
- 9. N. Irtija, J. Plusquellic, E. E. Tsirpoulou, J. Goldberg, D. Lobser, D. Stick, "A Digital Architecture and Communication Evaluation of an MPSoC-based Control System for Trapped Ion Quantum Computing, *IEEE Transactions on Quantum Engineering*, 2023.
- 10. Md S. Siraj, E.E. Tsiropoulou, Symeon Papavassiliou and J. Plusquellic, "Symbiotic Positioning, Navigation, and Timing based on Game Theory and Reinforcement Learning", *IEEE Journal on Selected Areas in Communications*, 2023.
- 11. D. E. Owen Jr., J. Joseph, J. Plusquellic, T. J. Mannos, B. Dziki, J. Plusquellic, "Node Monitoring as a Fault Detection Countermeasure against Information Leakage within a RISC-V Microprocessor", MDPI Cryptography, 2022.
- 12. J. Plusquellic, "Shift Register, Reconvergent-Fanout (SiRF) PUF Implementation on an FPGA", MDPI, Cryptography, 2022.
- 13. G. Fragkos, C. Minwalla, J. Plusquellic, E. E. Tsiropoulou, "Local Trust in Internet of Things based on Contract Theory", *MDPI*, Sensors, 2022.
- 14. J. Plusquellic, D. E. Owen, T.J. Mannos and B. Dziki, "Information Leakage Analysis using a Codesign-based Fault Injection Technique on a RISC-V Microprocessor", *IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems*, Jan. 2021.
- 15. D. Heeger, M. Garigan, E. E. Tsiropoulou, J. Plusquellic, "Secure LoRa Firmware update with Adaptive Data Rate Techniques", MDPI Sensors,

- 16. G. Fragkos, C. Minwalla, J. Plusquellic, E. E. Tsiropoulou, "Artificially Intelligent Electronic Money", IEEE Consumer Electronics Magazine, 2021.
- 17. G. Fragkos, C. Minwalla, E.E. Tsiropoulou, J. Plusquellic, "Enhancing Privacy in PUF-Cash through Multiple Trusted Third Parties and Reinforcement Learning", ACM JETC, 2020.
- 18. G. Fragkos, C. Minwalla, J. Plusquellic, E. E. Tsiropoulou, "Artifically Intelligent Electronic Money", Consumer Electronics Magazine, 2020.
- 19. M. Martin and J. Plusquellic, "NotchPUF: Printed Circuit Board PUF Based on Microstrip Notch Filter", *MDPI*, 2020.
- 20. I. Bow, N. Bete, F. Saqib, W. Che, C. Patel, R. Robucci, C. Chan and Jim Plusquellic, "Side-channel Power Resistance for Encryption Algorithms using Implementation Diversity", *MDPI*, 2020.
- 21. J. Calhoun, C. Minwalla, C. Helmich, F. Saqib, W. Che, J. Plusquellic, "Physical Unclonable Function (PUF)-Based e-Cash TransactionProtocol (PUF-Cash)", *MDPI*, 2019.
- 22. J. Plusquellic and M. Areno, "Correlation-Based Robust Authentication (Cobra) using Helper Data Only", Cryptography, MDPI, 2018.
- 23. D. Owen Jr., D. Heeger, C. Chan, W. Che, F. Saqib, M. Areno and J. Plusquellic, "An Autonomous, Self-Authenticating and Self-Contained Secure Boot Process for FPGAs, Cryptography", *MDPI*, 2018.
- 24. W. Che, F. Saqib and J. Plusquellic, "Novel Offset Techniques for Improving Bitstring Quality of a Hardware-Embedded Delay PUF", *Trans. on VLSI*, 2018.
- 25. W. Che, V. K. Kajuluri, F. Saqib and J. Plusquellic, "Leveraging Distributions in Physical Unclonable Functions", *Cryptography*, 2017.
- 26. A. S. Siddiqui, Y. Gui, J. Plusquellic and F. Saqib, "A Secure Communication Framework for ECUs", *Advances in Science, Technology and Engineering Systems Journal*, Special issue on Recent Advances in Engineering Systems, 2017, pp. 1307-1313.
- 27. W. Che, V. K. Kajuluri, M. Martin, F. Saqib and J. Plusquellic, "Analysis of Entropy in a Hardware-Embedded Delay PUF", *Cryptography*, 2017.
- 28. W. Che, M. Martin, G. Pocklassery, V. K. Kajuluri, F. Saqib and J. Plusquellic, "A Privacy-Preserving, Mutual PUF-Based Authentication Protocol", *Cryptography*, Vol. 1, Issue 1, 2016.
- 29. F. Saqib, M. Areno, J. Aarestad and J. Plusquellic, "An ASIC Implementation of a Hardware-Embedded Physical Unclonable Function", *IET Computers & Digital Techniques*, Vol. 8, Issue 6, Nov. 2014, pp. 288-299.
- 30. F. Saqib, D. Ismari, C. Lamech and J. Plusquellic, "Within-Die Delay Variation Measurement and Analysis Using An Embedded Test Structure", *IEEE Trans. on VLSI*, Vol. PP, Issue 99, May, 2014.

- 31. F. Saqib, A. Dutta, J. Plusquellic, P. Ortiz, M. S. Pattichis, "Pipelined Decision Tree Classification Accelerator Implementation in FPGA (DT-CAIF)", *IEEE Trans. on Computers*, Volume: PP, Issue: 99, pp. 1, Oct. 2013.
- 32. J. Aarestad, P. Ortiz, D. Acharyya and J. Plusquellic, "HELP: A Hardware-Embedded Delay-Based PUF", *IEEE Design and Test of Computers*, Vol. 30, Issue: 2, Mar., 2013. pp. 17-25.
- 33. M. Abramovici, D. Agarwal, S. Bhunia, P. Bradley, M. S. Hsiao, J. Plusquellic and M. Tehranipoor, "Protection against Hardware Trojan Attacks: Towards a Comprehensive Solution", Volume: PP, Issue: 99, *IEEE Design and Test of Computers*, 2013, pp. 6-17.
- 34. H. Salmani, M. Tehranipoor and J. Plusquellic, "A Novel Technique for Improving Hardware Trojan Detection and Reducing Trojan Activation Time", *IEEE Transactions on VLSI*, Volume: 20, Issue: 1, 2012, pp. 112-125.
- 35. C. Lamech, R. Rad, M. Tehranipoor and J. Plusquellic, "An Experimental Analysis of Power and Delay Signal-to-Noise Requirements for Detecting Trojans and Methods for Achieving the Required Detection Sensitivities" *IEEE Trans. Information Forensics and Security*, Volume: 6, Issue: 3, Part: 2, 2011, pp. 1170-1179.
- 36. J. Aarestad, D. Acharyya, R. Rad and J. Plusquellic, "Detecting Trojans Though Leakage Current Analysis Using Multiple Supply Pad I<sub>DDQ</sub>s", *IEEE Transactions on Information Forensics and Security*, Volume: 5, Issue: 4, 2010, pp. 893-904.
- 37. R. M. Rad, M. Tehranipoor, J. Plusquellic, "A Sensitivity Analysis of Power Signal Methods for Detecting Hardware Trojans under Real Process and Environmental Conditions", *IEEE Transactions in VLSI*, Volume: 18, Issue: 12, 2010, pp. 1735-1744.
- 38. R. M. Rad, J. Plusquellic, "A Novel Fault Localization Technique Based on Deconvolution and Calibration of Power Pad Transients Signals", *Journal of Electronic Testing, Theory and Applications*, Volume 25, Numbers 2-3, June 2009.
- 39. R. Helinski, J. Plusquellic, "Measuring Power Distribution System Resistance Variations", *IEEE Transactions on Semiconductor Manufacturing*, Volume 21, Issue 3, Aug. 2008, pp. 444-453.
- 40. J. Lee, M. Tehranipoor, C. Patel, J. Plusquellic, "Securing Designs Against Scan-Based Side-Channel Attacks", *IEEE Transactions on Dependable and Secure Computing*, Volume 4, Number 4, Oct.-Dec. 2007, pp. 325-336.
- 41. J. Plusquellic, D. Acharyya, A. Singh, M. Tehranipoor, C. Patel, "Quiescent-Signal Analysis: A Multiple Supply Pad I<sub>DDQ</sub> Method", *IEEE Design and Test of Computers*, Volume 23, Issue 4, April 2006, pp. 278-293.
- 42. A. Singh, J. Plusquellic, D. Phatak, C. Patel, "Defect Simulation Methodology for iDDT Testing", *Journal of Electronic Testing, Theory and Applications*, Volume 22, Number 3, June 2006, pp. 255-272.

- 43. C. Patel, A. Singh, J. Plusquellic, "Defect Detection Using Quiescent Signal Analysis", *Journal of Electronic Testing, Theory and Applications*, Volume 21, Number 5, Oct. 2005, pp. 463-483.
- 44. S. Kamal Bahl, J. Plusquellic, J. Thomas, "A Comparative Study of W-CDMA Cell Search Designs", *Journal of Circuits, Systems and Computers*, Volume 14, Number 1, Feb. 2005, pp. 129-136.
- 45. C. Patel, E. Staroswiecki, S. Pawar, D. Acharyya, J. Plusquellic, "Defect Diagnosis using a Current Ratio based Quiescent Signal Analysis Model for Commercial Power Grids", *Journal of Electronic Testing, Theory and Applications*, Volume 19, Number 6, Dec. 2003, pp. 611-623.
- 46. D. S. Phatak, T. Goff, J. Plusquellic, "IP-in-IP Tunneling to Enable the Simultaneous use of Multiple IP Interfaces for Network Level Connection Striping", Computer Networks: The International Journal of Computer and Telecommunications Networking, Volume 43, Issue 6, Dec. 2003, pp. 787-804.
- 47. J. Plusquellic, A. Singh, C. Patel, A. Gattiker, "Power Supply Transient Signal Analysis for Defect-Oriented Test", *IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems*, Volume 22, Issue 3, March 2003, pp. 370-374.
- 48. J. Plusquellic, "IC Diagnosis Using Multiple Supply Pad I<sub>DDQ</sub>s", *IEEE Design* and Test of Computers, Volume 18, Number 1, Jan. 2001, pp. 50-61.
- 49. J. Plusquellic, D. M. Chiarulli, S. P. Levitan, "Time and Frequency Domain Transient Signal Analysis for Defect Detection in CMOS Digital ICs", *IEEE Transactions on Circuits and Systems I*, Volume 46, Issue 11, Nov. 1999, pp. 1390-1394.
- 50. J. Plusquellic, D. M. Chiarulli, S. P. Levitan, "Digital IC Device Testing by Transient Signal Analysis (TSA)", *IEE Electronics Letters*, Volume 31, Issue 18, Aug. 1995, pp. 1568–1570.

## Journal Publications (under review)

- 51. Jenilee Jao, Kristi Hoffman, Brent Emery, Cheryl Reid, Ryan Thomson, Michael Thompson and Jim Plusquellic, "Statistical Quality Comparison of the Bitstrings Generated by a Physical Unclonable Function across Xilinx, Altera and Microsemi Devices", revising for *HASS*, 2024.
- 52. Rachel Cazzola, Jithin Joseph, Chintan Patel, Ryan Robucci, Calvin Chan, Brian Dziki, and Jim Plusquellic, "A Moving Target Architecture as a Side-Channel Countermeasure", submitted to *MDPI*, 2025.
- 53. Ian WIlcox, Jenilee Jao, Jim Plusquellic, Biliana Paskaleva and Pavel Bochev, "PUF-ROMS: Accelerating and Optimizing PUF Design using SPICE and Reduced Order Modeling", Submitted to *HASS*, 2025.
- 54. Sean Bruno and Jim Plusquellic, "Embedded, High Resolution, On-Chip Instrumentation for Application to Hardware Security and Trust", Preparing, 2025.

### **Refereed Conference Publications**

- 1. Md Sadman Siraj, Aisha B Rahman, Cyrus Minwalla, Eirini Eleni Tsiropoulou and Jim Plusquellic, "Sourcing Trust From Peers with Physical Unclonable Functions", *HOST*, 2025.
- 2. M. S. Siraj, A. B. Rahman, E. E. Tsiropoulou, S. Papavassiliou and J. Plusquellic, "Symbiotic Positioning, Navigation, and Timing," 2023 19th International Conference on Distributed Computing in Smart Systems and the Internet of Things (DCOSS-IoT), Pafos, Cyprus, 2023, pp. 261-268.
- 1. J. Plusquellic, A. Suchanek and T. J. Mannos, "Fail-Safe Logic Design Strategies within Modern FPGA Architectures", GOMAC, 2023.
- 2. S. Siraj, A. B. Rahman, M. Diamanti, E.E. Tsiropoulou, S. Papavassiliou and J. Plusquellic, "Orchestration of Reconfigurable Intelligent Surfaces for Positioning, Navigation, and Timing", *MILCOM*, 2022.
- 3. N. Irtija, E.E. Tsiropoulou, C. Minwalla, J. Plusquellic, "True Random Number Generation with the Shift-register Reconvergent-Fanout (SiRF) PUF", Symposium on Hardware-Oriented Security and Trust (HOST), 2022.
- 4. F. Sangoleye, S. Hossain, E. E. Tsiropoulou, J. Plusquellic, "Network Economics-based Crowdsourcing in UAV-assisted Smart Cities Environments", *International Conference on Distributed Computing in Sensor Systems (DCOSS)*, 2022.
- 5. S. Hossain, N. Irtija, E. E. Tsiropoulou, J. Plusquellic, S. Papavassiliou, "Reconfigurable Intelligent Surfaces enabling Positioning, Navigation, and Timing Services", *IEEE International Conference on Communications (ICC)*, 2022.
- 6. D. Heeger, M. Garigan, E.E. Tsiropoulou, J. Plusquellic, "Secure Energy Constrained LoRa Mesh Network", *AdHocNow*, 2020.
- 7. D. Heeger, M. Garigan and J. Plusquellic, "Adaptive Data Rate Techniques for Energy Constrained Ad Hoc LoRa Networks", Global Internet of Things, 2020.
- 8. K. Rael, G. Fragkos, J. Plusquellic and E. E. Tsiropoulou, "UAV-enabled Human Internet of Things", Wi-DroIT (Wireless Drones over Internet of Things), 2020.
- 9. D. Heeger and J. Plusquellic, "Analysis of IoT Authentication Over LoRa", *REFRESH*, 2020.
- 10. G. Fragkos, C. Minwalla, J. Plusquellic, E. E. Tsiropoulou, "Reinforcement Learning Toward Decision-Making for Multiple Trusted-Third-Parties in PUF-Cash", WFIoT, 2020.
- 11. T. J. Mannos, J. Plusquellic, B.Dziki, "Information Leakage Analysis using Accelerated Fault Injection Emulation of a RISC-V Microprocessor", *GOMAC*, 2020.
- 12. G. Fragkos, C. Minwalla, J. Plusquellic, E.E. Tsiropoulou, "Reinforcement Learning Toward Decision-Making for Multiple Trusted-Third-Parties in

- PUF-Cash", Invited paper, WFIoT, 2020.
- 13. A. S. Siddiqui, G. Shirley, S. Bendre, G. Bhagwat, J. Plusquellic, F. Saqib, "Secure Design Flow of FPGA Based RISC-V Implementation", *IVSW*, 2019.
- 14. D. Forte, S. Bhunia, R. Karri, J. Plusquellic, M. Tehranipoor, "IEEE International Symposium on Hardware Oriented Security and Trust (HOST): Past, Present and Future", *ITC*, 2019.
- 15. A. Siddiqui, Y. Gui, D. Lawrence, S. Laval, J. Plusquellic, M. Manjrekar, B. Chowdhury, F. Saqib, "Hardware Assisted Security Architecture for Smart Grid", Conference of the IEEE Industrial Electronics Society, 2018.
- 16. W. Che, M. Martinez-Ramon, G. Pocklassery, F. Saqib and J. Plusquellic, "Delay Model and Machine Learning Exploration of a Hardware-Embedded Delay PUF", Symposium on Hardware-Oriented Security and Trust (HOST), 2018.
- 17. G. Pocklassery, W. Che, F. Saqib and J. Plusquellic, "Self-Authenticating Secure Boot for FPGAs", *Symposium on Hardware-Oriented Security and Trust* (HOST), 2018.
- 18. A. S. Siddiqui, C.-C. Lee, W. Che, J. Plusquellic and F. Saqib, "Secure Intra-Vehicular Communication over CANFD", AsianHOST, 2017.
- 19. G. Pocklassery, Venkata K Kajuruli and F. Saqib, J. Plusquellic, "Physical Unclonable Functions and Dynamic Partial Reconfiguration for Security in Resource-Constrained Embedded Systems", *Symposium on Hardware-Oriented Security and Trust (HOST)*, 2017.
- 20. A. S. Siddiqui, Y. Gui, J. Plusquellic and F. Saqib, "Secure Communication over CANBus", International Midwest Symposium on Circuits and Systems (MWSCAS), 2017.
- 21. D. Ismari, C. Lamech, S. Bhunia, F. Saqib and J. Plusquellic, "On Detecting Delay Anomalies Introduced by Hardware Trojans", *International Conference on Computer-Aided Design*, 2016.
- 22. A. S. Siddiqui, Y. Gui, J. Plusquellic and F. Saqib, "Hardware Based Security Enhanced Framework for Automotive", *Vehicular Networking Conference*, 2016.
- 23. F. Zhang, S. Bhunia, J. Plusquellic, "Current based PUF Exploiting Random Variations in SRAM Cells", *Design and Automation in Europe (DATE)*, 2016.
- 24. W. Che, F. Saqib, J. Plusquellic, "PUF-Based Authentication", **Invited Paper**, *International Conference on Computer-Aided Design (ICCAD)*, 2015.
- 25. I. Wilcox, F. Saqib, J. Plusquellic, "GDS-II Trojan Detection using Multiple Supply Pad  $V_{DD}$  and GND  $I_{DDQ}$ s in ASIC Functional Units", Symposium on Hardware-Oriented Security and Trust (HOST), 2015.
- 26. C. Konstantinou, M. Maniatakos, F. Saqib, S. Hu, J. Plusquellic and Y. Jin, "Cyber-Physical Systems: A Security Perspective", European Test Conference (ETS), May, 2015.

- 27. W. Che, S. Bhunia and J. Plusquellic, "A Non-Volatile Memory based Physically Unclonable Function without Helper Data", *International Conference on Computer-Aided Design*, 2014.
- 28. D. Ismari and J. Plusquellic, "IP-Level Implementation of a Resistance-Based Physical Unclonable Function", *Symposium on Hardware-Oriented Security and Trust (HOST)*, 2014, pp. 64-69.
- 29. M. Areno and J. Plusquellic, "Secure Mobile Association and Data Protection with Enhanced Cryptographic Engines", *PRISMS*, 2013.
- 30. J. Ju, R. Chakraborty, C. Lamech, J. Plusquellic, "Stability Analysis of a Physical Unclonable Function based on Metal Resistance Variations", *Symposium on Hardware-Oriented Security and Trust (HOST)*, 2013, pp. 143-150.
- 31. J. Aarestad, D. Acharyya, J. Plusquellic, "An Error-Tolerant Bit Generation Technique For Use With A Hardware-Embedded Path Delay PUF", Symposium on Hardware-Oriented Security and Trust (HOST), 2013, pp. 151-158.
- 32. R. Chakraborty, C. Lamech, D. Acharyya and J. Plusquellic, "A Transmission Gate Physical Unclonable Function and On-Chip Voltage-to-Digital Conversion Technique", *Design Automation Conference*, 2013, pp. 1-10.
- 33. M. Areno and J. Plusquellic, "Securing Trusted Execution Environments with PUF Generated Secret Keys", *TrustCom*, 2012.
- 34. J. Ju, R. Chakraborty, R. Rad, J. Plusquellic, "Bit String Analysis of Physical Unclonable Functions based on Resistance Variations in Metals and Transistors", *Symposium on Hardware-Oriented Security and Trust (HOST)*, 2012, pp. 13-20.
- 35. C. Lamech and J. Plusquellic, "Trojan Detection based on Delay Variations Measured using a High-Precision, Low-Overhead Embedded Test Structure", Symposium on Hardware-Oriented Security and Trust (HOST), 2012, pp. 75-82.
- 36. C. Lamech, J. Aarestad, J. Plusquellic, R. Rad, K. Agarwal, "REBEL and TDC: Two Embedded Test Structures for On-Chip Measurements of Within-Die Path Delay Variations", *International Conference on Computer-Aided Design* (*ICCAD*), 2011, pp. 170-177.
- 37. C. Lamech, J. Aarestad, K. Agarwal, J. Plusquellic, "Characterizing Within-Die and Die-to-Die Delay Variations Introduced by Process Variations and SOI History Effect", *Design Automation Conference* (*DAC*), 2011, pp. 534-539.
- 38. J. Plusquellic, D. Acharyya, K. Agarwal, "Measuring Spatial Variation Profile through Power Supply Current Measurements", *International Symposium on Quality Electronic Design (ISQED)*, 2011, pp. 1-5.
- 39. K. Agarwal and J. Plusquellic, "Minimally Invasive Methods for Characterizing Within-Die Variation", (INVITED PAPER) for Innovative IP Practice session called On-Chip Parametric Sensors, VLSI Test Symposium, 2011.
- 40. D. Acharyya, K. Agarwal, J. Plusquellic, "Leveraging Existing Power Control

- Circuits and Power Delivery Architecture for Variability Measurement", *International Test Conference*, 2010.
- 41. J. Plusquellic and D. Acharyya, "Leveraging the Power Grid for Localizing Trojans and Defects", *International Symposium on Testing and Failure Analysis*, 2010.
- 42. R. Helinski, D. Acharyya, J. Plusquellic, "Quality Metric Evaluation of a Physical Unclonable Function Derived from an IC's Power Distribution System", *Design Automation Conference*, 2010, pp. 240-243.
- 43. V. Murray, G. A. Feucht, J. C. Lyke, M. Pattichis, J. Plusquellic, "Cell-Based Architecture for Reconfigurable Wiring Manifolds", *American Institute of Aeronautics and Astronautics*, 2010.
- 44. K. Agarwal, D. Acharyya, J. Plusquellic, "Characterizing Within-Die Variation from Multiple Supply Port I<sub>DDQ</sub> Measurements", *International Conference on Computer-Aided Design*, 2009, pp. 418-424.
- 45. R. Helinski, D. Acharyya, J. Plusquellic, "A Physical Unclonable Function Defined Using Power Distribution System Equivalent Resistance Variations", *Design Automation Conference*, 2009, pp. 676 681.
- 46. R. M. Rad, X. Wang, M. Tehranipoor, J. Plusquellic, "Power Supply Signal Calibration Techniques for Improving Detection Resolution to Hardware Trojans", *International Conference on Computer-Aided Design*, Nov., 2008, pp. 632-639.
- W. Xiaoxiao, S. Hassan Salmani, M. Tehranipoor, J. Plusquellic, "Hardware Trojan Detection and Isolation Using Current Integration and Localized Current Analysis", *International Symposium on Defect and Fault Tolerance in VLSI Systems*, Oct. 2008, pp. 87-95.
- 48. M. Itskovich, J. Plusquellic, "I<sub>DDT</sub> Test Calibration Using a Programmable Processing Array", 4th Southern Conference on Programmable Logic, March, 2008, pp. 265-268.
- 49. J. Plusquellic, D. Acharyya, M. Tehranipoor, C. Patel, "Triangulating to a Defect's Physical Coordinates Using Multiple Supply Pad IDDQs: Test Chip Results", *International Symposium on Testing and Failure Analysis*, Nov. 2006, pp. 36-45.
- 50. K. Agarwal, F. Liu, C. McDowell, S. Nassif, K. Nowka, M. Palmer, D. Acharyya, J. Plusquellic, "A Test Structure for Characterizing Local Device Mismatches", *Symposium on VLSI Circuits*, June 2006, pp. 67-68.
- 51. J. Lee, M. Tehranipoor, J. Plusquellic, "A Low-Cost Solution for Protecting IPs against Scan-Based Side-Channel Attacks", *VLSI Test Symposium*, May 2006, pp. 42-47.
- 52. N. Ahmed, C. P. Ravikumar, M. Tehranipoor, J. Plusquellic, "At-Speed Transition Fault Testing with Low Speed Scan Enable", VLSI Test Symposium, May 2005, pp. 42-47 (BEST PAPER AWARD).
- 53. D. Acharyya, J. Plusquellic, "Hardware Results Demonstrating Defect

- Detection using Power Supply Signal Measurements", VLSI Test Symposium, May 2005, pp. 433-438.
- 54. J. Lee, M. Tehranipoor, C. Patel, J. Plusquellic, "Securing Scan Design Using Lock and Key Technique", *International Symposium on Defect and Fault Tolerance in VLSI Systems*, Oct. 2005, pp. 51-62.
- 55. D. Acharyya, J. Plusquellic, "Hardware Results Demonstrating Defect Localization using Power Supply Signal Measurements", *International Symposium on Testing and Failure Analysis*, Nov. 2004, pp. 58-66.
- 56. A. Singh, C. Patel, J. Plusquellic, "Fault Simulation Model for iDDT Testing: An Investigation", *VLSI Test Symposium*, April 2004, pp. 304-310.
- 57. A. Singh, C. Patel, J. Plusquellic, "On-chip Impulse Response Generation for Analog and Mixed-signal Testing", *International Test Conference*, Oct. 2004, pp. 262-270.
- 58. C. Patel, A. Singh, J. Plusquellic, "Defect Detection under Realistic Leakage Models using Multiple IDDQ Measurements", *International Test Conference*, Oct. 2004, pp. 319-328.
- 59. A. Singh, J. Tharian, J. Plusquellic, "Path Delay Estimation using Power Supply Transient Signals: A Comparative Study using Fourier and Wavelet Analysis", *International Conference on Computer-Aided Design*, Nov. 2003, pp. 748-753.
- 60. D. Acharyya, J. Plusquellic, "Impedance Profile of Commercial Power Grid and Test System", *International Test Conference*, Oct. 2003, pp. 709-718.
- 61. J. Plusquellic, D. Phatak, "Localizing Faults in Digital Chips using Steady-State Current Measurements", *NASA Symposium on VLSI Design*, May 2003.
- 62. A. Singh, D. S Phatak, T. Goff, M. Riggs, J. Plusquellic, C. Patel, "Comparison of Branching CORDIC Implementations", *International Conference on Application Specific Systems, Architectures and Processors*, June 2003, pp. 215-225.
- 63. C. Patel, E. Staroswiecki, S. Pawar, D. Acharyya, J. Plusquellic, "Diagnosis using Quiescent Signal Analysis on a Commercial Power Grid", *International Symposium on Testing and Failure Analysis*, Nov. 2002, pp. 713-722.
- 64. S. K. Bahl, J. Plusquellic, J. Thomas, "Comparison of Initial Cell Search Algorithms for W-CDMA Systems Using Cyclic and Comma Free Codes", *Midwest Symposium on Circuits and System Conference*, Volume 3, Aug. 2002, pp. 192-195.
- 65. A. Singh, J. Plusquellic, A. Gattiker, "Power Supply Transient Signal Analysis Under Real Process and Test Hardware Models", *VLSI Test Symposium*, May 2002, pp. 357-362.
- 66. C. Patel, F. Muradali, J. Plusquellic, "Power Supply Transient Signal Integration Circuit", *International Test Conference*, Nov. 2001, pp. 704-712.
- 67. A. Singh, C. Patel, S. Liao, J. Plusquellic, A. Gattiker, "Detecting Delay Faults using Power Supply Transient Signal Analysis", *International Test Conference*,

- Nov. 2001, pp. 395-404.
- 68. C. Patel, J. Plusquellic, "A Process and Technology-Tolerant IDDQ Method for IC Diagnosis", VLSI Test Symposium, May 2001, pp. 145-150.
- 69. J. Plusquellic, A. Germida, J. Hudson, E. Staroswiecki, C. Patel, "Predicting Device Performance From Pass/Fail Transient Signal Analysis Data", *International Test Conference*, Oct. 2000, pp. 1070-1079.
- 70. A. Germida, J. Plusquellic, "Detection of CMOS Defects under Variable Processing Conditions", VLSI Test Symposium, May 2000, pp. 195-201.
- 71. J. Plusquellic, A. Germida, Z. Yan, "8-bit Multiplier Simulation Experiments Investigating the Use of Power Supply Transient Signals for the Detection of CMOS Defects", *International Symposium on Defect and Fault Tolerance in VLSI Systems*, Nov. 1999, pp. 68-76.
- 72. A. Germida, Z. Yan, J. Plusquellic F. Muradali, "Defect Detection using Power Supply Transient Signal Analysis", *International Test Conference*, Sept. 1999, pp. 67-76.
- 73. J. Plusquellic, D. M. Chiarulli, S. P. Levitan, "Characterization of CMOS Defects using Transient Signal Analysis", *International Symposium on Defect and Fault Tolerance in VLSI Systems*, Nov. 1998, pp. 93-101.
- 74. J. Plusquellic, D. M. Chiarulli, S. P. Levitan, "Identification of Defective CMOS Devices using Correlation and Regression Analysis of Frequency Domain Transient Signal Data", *International Test Conference*, Nov. 1997, pp. 40-49.
- 75. J. Plusquellic, D. M. Chiarulli, S. P. Levitan, "Digital Integrated Circuit Testing using Transient Signal Analysis", *International Test Conference*, Oct. 1996, pp. 481-490.

## Conference Papers (under review)

1. Rachel Cazzola, Cyrus Minwalla, Calvin Chan, and Jim Plusquellic, "", submitted to HOST, 2025.

#### Workshops

- 1. C. Lamech and J. Plusquellic, "Measuring Regional Delay Variations Using a Mux-D Scan Based Embedded Test Structure", *Design for Manufacurability and Yield Workshop*, June, 2012.
- 2. H. Salmani, M. Tehranipoor, J. Plusquellic, "A Layout-aware Approach for Improving Localized Switching to Detect Hardware Trojans in Integrated Circuits", accepted *International Workshop on Information Forensics and Security*, 2010.
- 3. R. M. Rad, J. Plusquellic, C. Patel, A. Singh, "Verification of Convolution Relation Between Sensitized Path's Gate Transients, Power Grid Impulse Responses and Power Port Transients", *D3T Workshop*, co-located with ITC, Nov. 2009.
- 4. J. Plusquellic, K. Agarwal, D. Acharyya, "Characterizing Within-Die Variation

- from Multiple Supply Port I<sub>DDQ</sub> Measurements", *Design for Manufacturability and Yield Workshop*, co-located with DAC, June 2009.
- 5. H. Salmani, M. Tehranipoor, J. Plusquellic, "New Design Strategy for Improving Hardware Trojan Detection and Reducing Trojan Activation Time", 2nd International Workshop on Hardware-Oriented Security and Trust, colocated with DAC, June 2009.
- 6. W. Xiaoxiao, M. Tehranipoor, J. Plusquellic, "Detecting Malicious Inclusions in Secure Hardware: Challenges and Solutions", 1st International Workshop on Hardware-Oriented Security and Trust, co-located with DAC, June 2008, pp. 15-19.
- 7. R. Rad, J. Plusquellic, M. Tehranipoor, "Sensitivity Analysis to Hardware Trojans using Power Supply Transient Signals", 1st International Workshop on Hardware-Oriented Security and Trust, June 2008, pp. 3-7.
- 8. R. Helinski and J. Plusquellic, "Detecting Small Delay Defects using Self-Relative Timing Bounds", *Defect Based Testing Workshop*, Nov. 2007.
- 9. R. MohammadPourrad, "Temporal Analysis and Spatial Deconvolution of Power Pad Transients Signals for Fault Localization", *Defect Based Testing Workshop*, Nov. 2007.
- 10. J. Plusquellic, D. Acharyya, A. Singh, M. Tehranipoor and C. Patel, "Multiple Supply Pad IDDQ-based Defect Detection Techniques Applied to Hardware Test Chips", *Defect Based Testing Workshop*, Nov. 2006.
- 11. J. Lee, N. Ahmed, M. Tehranipoor, V. Jayaram and J. Plusquellic, "A Novel Framework for Functionally Untestable Transition Fault Avoidance during ATPG", North Atlantic Test Workshop, May 2006.
- 12. J. Plusquellic, D. Acharyya, M. Tehranipoor and C. Patel, "Triangulating to a Defect's Physical Coordinates Using Multiple Supply Pad IDDQs: Test Chip Results", *North Atlantic Test Workshop*, May 2006.
- 13. N. Ahmed, M. Tehranipoor, C. P. Ravikumar, J. Plusquellic, "At-Speed Transition Fault Testing Using Low Speed Testers with Application to Reduced Signal Enable Routing Area", North Atlantic Test Workshop, May 2005.
- 14. D. Acharyya, A. Singh, M. Tehranipoor, C. Patel and J. Plusquellic, "Sensitivity Analysis of Quiescent Signal Analysis for Defect Detection", *Defect Based Testing Workshop*, May 2005, pp. 3-10.
- 15. D. Acharyya and J. Plusquellic, "Calibrating Power Supply Signal Measurements for Process and Probe Card Variations", *Defect Based Testing Workshop*, April 2004, pp. 23-30.
- 16. C. Patel, E. Staroswiecki, D. Acharyya, S. Pawar, and J. Plusquellic, "A Current Ratio Model for Defect Diagnosis using Quiescent Signal Analysis", *Defect Based Testing Workshop*, April 2002.
- 17. J. Plusquellic, C. Patel, and Y. Ouyang, "Quiescent Signal Analysis for IC Diagnosis", *System Test and Diagnosis Workshop*, Oct. 2000.

18. J. Plusquellic, D. M. Chiarulli, and S. P. Levitan, "An Automated Technique to Identify Defective CMOS Devices based on Linear Regression Analysis of Transient Signal Data", *Workshop on IDDO Testing*, Nov. 1998, pp. 32-36.

### **Invited Talks, Seminars and Tutorials**

- 1. "Entropy Analysis of FPGA Interconnect and Switch Boxes for Physical Unclonable Functions", *invited talk*, Raytheon Technologies 2022 Anti-Tamper Technical Exchange, Oct. 2023.
- 2. "Assessment of Entropy at the Physical Layer in FPGAs", *invited talk*, Sandia National Laboratories, May, 2023.
- 3. "Sift-Register Reconvergent-Fanout PUF", invited talk, Intel, Feb. 2023.
- 4. "Assessment of Entropy at the Physical Layer in FPGAs", invited talk, Microelectroics Reliability and Qualification Workshop, El Sagundu, Feb 2023.
- 5. "A Physical Layer Analysis of Entropy in Delay-Based PUFs Implemented on FPGAs", *invited talk*, Raytheon Technologies, 2022, Anti-Tamper Technical Exchange, Tucson, Nov. 2022.
- 6. "PUF-Based Secure Key Generation", DOD, 2021.
- 7. "Long-Lived Key Generation using Physical Unclonable Functions", DOD, 2020.
- 8. "Quantifiable Assurance using Hardware Primtives and Reconfiguration", Office of Secretary of Defense (OSD), *invited talk*, Oct. 2019.
- 9. "2nd Working Group Meeting on Logic Locking & Anti-Trojan Solutions", *invited participant*, Organized by Jeyavijayan Rajendran Texas A&M, Jin Yier and Swarup Bhunia, Univ. of Florida on behalf of DARPA, Nov. 2019.
- 10. "Trust and Security Opportunities and Challenges in Hardware Security", Jim Plusquellic, Swaroop Ghosh, Rashmi Jha, *NSF PI meeting*, Oct. 2019.
- 11. "Quantifiable Assurance using Hardware Primitives and Reconfiguration", Invited talk, Office of Secretary of Defense, Oct. 2019.
- 12. "Hardware Security and Trust", Invited talk, *DOD* at UNM, Sept. 2019.
- 13. "Hardware-Oriented Security and Trust", Research Spotlight Forum on CyberSecurity, Sandia National Laboratories, Aug. 2019.
- 14. "1st Working Group Meeting on Logic Locking & Anti-Trojan Solutions", invited participant, Organized by Jeyavijayan Rajendran Texas A&M, Jin Yier and Swarup Bhunia, Univ. of Florida on behalf of DARPA, June 2019.
- 15. "Side Channel Analysis and Countermeasures", *HOST Tutorial*, May, 2019.
- 16. "Authentication using Physical Unclonable Functions for Secure Tactical Communications", *Army Research Laboratory*, Aug., 2018.
- 17. "Hardware Embedded Delay PUF", Govt. contractor, July, 2018.
- 18. "PUF-Based Authentication and Secure Boot for IoT", HOST Tutorial, May, 2018.

- 19. "Authentication using Physical Unclonable Functions for Secure Tactical Communications", *Army Research Laboratory*, Aug., 2018.
- 20. "Hardware-Oriented Security and Trust", Central Intelligence Agency, Jan. 2018.
- 21. "Hardware-Based Security and Trust For IoT and Supply Chain Authentication", *Georgia Tech Invited presentation*, April, 2017.
- 22. "A Hardware-Embedded Delay PUF (HELP) for IoT and Supply Chain Security Challenges", *Enthentica lunch presentation at HOST*, May, 2017.
- 23. "Hardware Security and Trust Challenges in Emerging IoT Systems and Applications", *HOST Tutorial*, May 2017.
- 24. "Hardware-Based Techniques for Securing the Supply Chain and Validating Chip Functionality", *Army Research Laboratory*, 2017.
- 25. "Supply Chain Authentication", Sandia National Labs, Jan. 2017.
- 26. "Research Overview", Air Force Research Laboratory, 2016.
- 27. "PUF-Based Authentication", Invited presentation, Nov. 2015.
- 28. "Hardware Primitives for Trusted and Secure Systems", Distinguished talk, *Florida Institute of Technology*, Nov. 2014.
- 29. "Hardware Primitives for Trusted and Secure Systems", Invited talk, *University of South Florida*, Nov. 2014.
- 30. "Hardware Primitives for Trusted and Secure Systems", Invited talk, *University of Central Florida*, Nov. 2014.
- 31. "Hardware Primitives for Trusted and Secure Systems", Invited talk, *Sandia National Laboratories*, Nov. 2014.
- 32. "An Embedded Test Structure for Improving Yield Learning, Profiling New Product Introductions, and Implementing Hardware Security Primitives", Invited talk, *Intel FSM College of Engineering, Technical Seminar Series*, March 2013.
- 33. "Physical Unclonable Functions and Embedded Test Structures for Hardware-Based Security and Design for Manufacturability", Invited talk, *Arizona State University*, Feb. 2013.
- 34. "DFT and ATE Working Together to Tackle Next Generation Yield Learning Challenges", Invited talk, *Verigy*, Nov., 2011.
- 35. "A Truly Embedded Test Structures for Measuring Path Delay Variations in Integrated Circuits", Invited talk, *NVidia*, Nov., 2011.
- 36. Cyber Security Forum at Sandia, "Power Grid PUF: A Physical Unclonable Function Based on Power Grid Resistance Variations", Invited talk, *Sandia National Laboratories*, Oct. 2011.
- 37. University Partners, Cyber Open House and Workshop, invitee, Invited talk, *Sandia National Laboratories*, July, 2011.
- 38. "Power Grid Physical Unclonable Function and Change Detection using Regional Side Channel Analysis", Invited talk, *DARPA*, 2011

- 39. "Truly Embedded Test Structures for Measuring Power and Delay Variations in Integrated Circuits", Invited talk, *QualComm*, June, 2011.
- 40. "Minimally Invasive Methods for Characterizing Within-Die Variation", K. Agarwal, D. Acharyya and J. Plusquellic, **INVITED PAPER AND TALK** for Innovative IP Practice session called On-Chip Parametric Sensors, *VLSI Test Symposium*, 2011.
- 41. "Addressing Process Variability Challenges through better Coupling between Design and Technology", K. Agarwal and J. Plusquellic, INVITED TALK, Design for Reliability and Variability Workshop, 2011.
- 42. "Emerging Hardware-Oriented Security and Trust Issues in the Design and Fabrication of Integrated Circuits", **INVITED TALK**, VLSI Test Symposium, 2011.
- 43. "FPGA Applications: From Embedded System Design to Hardware Security and Trust", Invited talk, *Honeywell*, Oct, 2010.
- 44. "Change Detecting using Regional Power Signal (Side-Channel) Analysis Methods", *Analytical Solutions Inc.* and *DARPA*, Sept, 2010.
- 45. "Leveraging the Power Grid for Applications in Hardware Security and Trust", ECE Graduate Seminar, Sept, 2010.
- 46. "Experimental Analysis of Regional Leakage and Delay Variations", Invited talk, NVIDIA, July, 2010.
- 47. "Hot Topics in Hardware-Oriented Security and Trust", Invited talk, *Sandia National Laboratory*, July, 2010.
- 48. "How Much Can I Trust the IC and Hardware?", **INVITED TALK**, *NASA/ ESA Conference on Adaptive Hardware and Systems*, June, 2010.
- 49. "A Non-Destructive IC Change Detection Method", Invited talk, *Analytical Solutions Inc.*, May, 2010.
- 50. "A Power Grid Physical Unclonable Function", Invited talk, *UNM Science and Technology Center*, May, 2010.
- 51. "Design for Manufacturability: Embeddable Test Structures for Measuring Process Variations and Assessing DFM Practice", Invited talk, *IBM ARL*, Nov., 2009.
- 52. "Design for Manufacturability: Embeddable Test Structures for Measuring Process Variations and Assessing DFM Practice", Invited talk, *Univ. of Texas, Austin*, Nov., 2009.
- 53. "Leveraging the Power Grid for Applications in Hardware Security and Trust", Invited talk, *ARO Workshop*, Aug., 2009.
- 54. "Hardware Security: Test Constraints and Implications for ATE", Invited talk, Quarterly Research and Innovation Forum, *Verigy*, July, 2009.
- 55. "Design for Manufacturability: Embeddable Test Structures for Measuring Process Variations and Assessing DFM Practice", Invited talk, *NVIDIA*, July, 2009.

- 56. "Leveraging the Power Grid for Applications in Hardware Security and Trust", Faculty Research Colloquium, Mar. 2009.
- 57. "Leveraging the Power Grid for Applications in Hardware Security and Trust", ECE Graduate Seminar, Jan. 2009.
- 58. "Leveraging the Power Grid for Applications in Hardware Security and Trust", *Sandia National Laboratory*, Jan. 2009.
- 59. "Leveraging the Power Grid for Applications in Hardware Security and Trust", *Microelectronics Research and Development Corporation*, Jan. 2009.
- 60. "PUFs and Trojan Detection for Hardware Security", Air Force Research Laboratory, Dec. 2008.
- 61. "PUFs and Trojan Detection for Hardware Security", *Air Force Research Laboratory*, Nov. 2008.
- 62. "Physically Unclonable Functions Derived from Power Grid Resistance Variations", *Xilinx*, Nov. 2008.
- 63. "Trojan Circuit Detection Techniques and Design for Manufacturability", Faculty Candidate Interview at University of New Mexico, May, 2008.
- 64. "Power Supply Testing Methods for Defect Detection and Identification of Malicious Circuit Inclusions", Invited talk, CSEE Research Review at UMBC, May 2007.
- 65. "Challenges and Solutions to Screening Defective Chips in Nanometer Technologies", Invited talk, *QualComm*, Jan. 2007.
- 66. "A Solution for Continued Use of I<sub>DDQ</sub> in DSM Technologies", Invited talk, *NVIDIA*, Nov. 2006.
- 67. "An RC Test Infrastructure for Monitoring BEOL Process Variations", Seminar, *IBM Austin Research Laboratory*, May 2004.
- 68. "Defect-Based Test for Defect Detection and Localization", Invited talk, *University of Texas at Austin*, March 2004.
- 69. "Hardware Results Demonstrating Fault Localization Using Power Supply Signal Measurements", Invited talk and paper, *IBM Austin Center for Advanced Studies Conference*, Austin Research Labs, Feb. 2004.
- 70. "I<sub>DDX</sub>-based Fault Localization", Invited talk and paper, *IBM Austin Center for Advanced Studies Conference*, Austin Research Labs, Feb. 2003.
- 71. "A Current Ratio Model for Defect Diagnosis using Quiescent Signal Analysis", Invited talk and paper, *IBM Austin Center for Advanced Studies Conference*, Austin Research Labs, Feb. 2002.
- 72. "I<sub>DDX</sub>-based Testing Methods for Defect Detection, Diagnosis and Performance Characterization", Invited seminar, *Case Western Reserve University*, Nov. 2001.
- 73. "Multiple Power Supply Pad V<sub>DDT</sub> Testing for Delay Faults", Invited talk and paper, *IBM Austin Center for Advanced Studies Conference*, Austin Research

- Labs, Feb. 2001.
- 74. "Static and Dynamic IDD Methods for Testing, Diagnosing and Estimating Performance of Deep Sub-micron Digital Integrated Devices", Invited talk, Intel's Manufacturing Test Research Symposium, Aug. 2000.
- 75. "The Linux Operating System", Invited talk, *Johns Hopkins Applied Physics Laboratory*, July 2000.
- 76. "Sharing Good Test Ideas", Invited presentation at IBM in Berlington, May 2000.
- 77. "Computer Architecture", Invited tutorial, *Texas A&M*, June 1999.
- 78. "VLSI Design", Invited tutorial, *Texas A&M*, April 1999.
- 79. "Detecting Fabrication Defects in Digital Integrated Circuits Using Transient Signal Analysis," Invited talk, *Design Technology Center at Hewlett-Packard*, Nov. 1998.
- 80. "Applications of Transient Signal Analysis for CMOS Defect Detection and Failure Analysis," Invited talk, *University of Pittsburgh*, Oct. 1998.
- 81. "Digital Integrated Circuit Device Testing using Transient Signal Analysis," Invited talk, *Laboratory of Physical Sciences*, University of Maryland, College Park, Feb. 1998.
- 82. "Digital Integrated Circuit Device Testing using Transient Signal Analysis," Invited talk, *DOD*, Oct. 1997.
- 83. "Time and Frequency Domain Transient Signal Analysis for Defect Detection in CMOS Digital ICs," Invited talk, *Center for Reliable Computing at Stanford University*, Hosted by Professor Edward J. McCluskey, Nov. 1996.
- 84. "Time and Frequency Domain Transient Signal Analysis for Defect Detection in CMOS Digital ICs," Invited talk, *Design Technology Center at Hewlett-Packard*, Nov. 1996.
- 85. "Programming in X Windows, from Xlib to Motif," Tutorial, *University of Pittsburgh*, May 1993.
- 86. "Neural Network Architectures and Algorithms," Tutorial, *University of Pittsburgh*, March 1992.

#### **Patents**

- Patent 10,409,274, "Control System Backplane Monitoring with FPGA", collaboration with Sandia National Laboratories, Sept. 2019.
- Patent 10,366,253, "Reliability enhancement methods for physically unclonable function bitstring generation", July, 2019, US, Japan, Europe, UK, German and France.
- Patent 10,230,369, 10,666,256, 10,868,535, "Systems and methods for leveraging path delay variations in a circuit and generating error-tolerant bitstrings", March 2019, US.

- Patent 10,216,965, "Systems and Methods for Generating Physically Unclonable Functions from Non-Volatile Memory Cells", Feb. 2019, US.
- Patent 10,048,939, 10,671,350, "Systems and Methods for Analyzing Stability using Metal Resistance Variations", August 14, 2108.
- Patent 8,610,454, 9,030,226, "System and Methods for Generating Unclonable Security Keys in Integrated Circuits", December 17, 2013, US, France, Germany, UK.
- Patent 7,622,942, "Method and Apparatus for Measuring Device Mismatches", November 24, 2009.
- Patent 7,408,372, "Method and Apparatus for Measuring Device Mismatches", August 5, 2008.
- Patent 7,043,389, "Method and System for Identifying and Locating Defects in an Integrated Circuit", May 9, 2006.

#### **Provisionals**

- "PUF-Based Digital Money with Propagation-of-Provenance and Offline Transfers Between Two Parties", (licensed to IC-Safety, LLC).
- "Sourcing Trust From Peers with Physical Unclonable Functions", (licensed to IC-Safety, LLC).
- "Fail-Safe Design for Reconfigurable Devices (DEFCON)", Joint UNM/Sandia National Laboratories, 2023.
- "Mutually Authenticated Key Exchange with Physical Unclonable Functions", Oct, 2022, Joint UNM/Bank of Canada provisional, (licensed to IC-Safety, LLC).
- "Sourcing Trust From Peers with Physical Unclonable Functions", Oct, 2022, Joint UNM/Bank of Canada provisional, (licensed to IC-Safety, LLC).
- "PUF-based Authentication for Resource Constraint Environments (PARCE)", March, 2020 (licensed to IC-Safety, LLC).
- "System and Methods for Entropy and Statistical Quality Metrics in Physical Unclonable Function Generated Bitstrings", August 29, 2019 (licensed to Enthentica, Inc.).
- "Systems and Methods for Leveraging Path Delay Variations in a Circuit and Generating Error-Tolerant Bitstrings", March 21, 2019 (licenced to Enthentica, Inc.).
- "A Privacy-Preserving, Mutual PUF-based Authentication Protocol", Jan. 2019 (licensed to Enthentica, Inc.).
- "System and Methods for Analyzing Stability Using Metal Resistance Variations", Aug. 17, 2013 (licensed by IC-Safety, LLC).

- "Correlation-Based Robust Authentication", July, 2018 (licensed to IC-Safety, LLC).
- "Autonomous, Self-Authenticating and Self-Contained Secure Boot Process for FPGAs", Jan, 2018 (licensed by Enthentica, Inc.).
- "Reliability Enhancement Methods for Physically Unclonable Function Bitstring Generation", Dec. 2017 (licensed to Enthentica, Inc.).
- "Side-channel Power Resistance for Encryption Algorithms using Dynamic Partial Reconfiguration (SPREAD)", Oct. 2017 (licensed by IC-Safety, LLC)
- "Novel Methods designed to improve Entropy and Statistical Quality metrics in PUF generated bitstrings", Nov. 2016 (licensed by Enthentica, Inc.).
- "Control System Backplane Monitoring with FPGA", collaboration with Sandia National Laboratories, Aug. 2016.
- "PUF Authentication Protocols", Jan. 2016 (licensed by Enthentica, Inc.).
- "Voltage-Based-Enrollment for Improving the Reliability of Physical Unclonable Functions", Dec. 2014, (licensed by Enthentica, Inc.).
- "IP-Level Implementation of a Resistance-Based Physical Unclonable Function", June, 2014 (licensed by IC-Safety, LLC).
- "Physical Unclonable Function Built from Non-Volatile Memory Cells", Dec. 2013, (licensed by IC-Safety, LLC).
- "Systems and Methods for Leveraging Path Delay Variations in a Circuit and Generating Error-Tolerant Bitstrings", Aug. 17, 2013 (licensed by Enthentica, Inc.).

#### **Service**

#### **Professional Service**

| 2023         | <b>HOST Panel Moderator</b> , "Automative Security, the State-of-the-Art", HOST Conference, May, 2023.   |
|--------------|----------------------------------------------------------------------------------------------------------|
| 2022         | MITRE Panel Member, "MITRE Grand Challenges Power Hour", MITRE Virtual Event, April 2022.                |
| 2021         | <b>HOST Panel Moderator,</b> "State of Microelectronics and Security", HOST Summit, Dec. 2021.           |
| 2020         | <b>HOST Covid-19 Panel Organizer and Participant</b> , HOST webinar, July 2020.                          |
| 2020-2021    | <b>Program Chair</b> , International Symposium on Hardware-Oriented Security and Trust (HOST)            |
| 2008-present | <b>Organizational Committee</b> , International Symposium on Hardware-Oriented Security and Trust (HOST) |
| 2019         | HOST, Awards Chair                                                                                       |

| 2018-present    | Editor-in-Chief, Hardware Security Section, Cryptography, MDPI                                                 |
|-----------------|----------------------------------------------------------------------------------------------------------------|
| 2017-2018       | Associate Editor, Cryptography, MDPI                                                                           |
| 2016-2018       | Hardware Demonstration Chair, International Symposium on Hardware-Oriented Security and Trust (HOST)           |
| 2017            | TPC, Great Lakes Symposium on VLSI                                                                             |
| 2014            | NSF panel                                                                                                      |
| 2013            | TPC, Design and Test in Europe                                                                                 |
| 2012-2013       | Registration Chair, International Symposium on Hardware-Oriented Security and Trust (HOST)                     |
| 2013            | NSF panel                                                                                                      |
| 2011            | NSF panel                                                                                                      |
| 2011-2015       | Associate Editor, Transactions on Computers                                                                    |
| 2008, 2009, 201 | 11, 2013, 2015-2019, 2024, 2025: TPC, HOST                                                                     |
| 2010            | NSF panel                                                                                                      |
| 2010-2012       | TPC, ATE Vision 2020                                                                                           |
| 2010            | <b>General Chair</b> , International Symposium on Hardware-Oriented Security and Trust (HOST)                  |
| 2009            | Progam Chair, HOST                                                                                             |
| 2008            | <b>Program Chair</b> and <b>Publication Chair</b> , HOST (Mohammad Tehranipoor and I co-founded this workshop) |
| 2008-present    | Steering Committee, Hardware-Oriented Security and Trust (HOST)                                                |
| 2008            | Organizer of the Thesis Research Poster Session at VLSI Test Symposium                                         |
| 2008-2009       | Steering Committee, Defect and Data Driven Testing Workshop at the International Test Conference               |
| 2007-2009       | TPC, International Conference on Computer-Aided Design (ICCAD)                                                 |
| 2007            | Vice-Program Chair for Defect-Based Testing Workshop at the International Test Conference                      |
| 2006            | General Chair for Defect-Based Testing Workshop at the International Test Conference                           |
| 2005-2009       | TPC, VLSI Test Symposium (VTS)                                                                                 |
| 2005            | Program Vice-Chair for Defect-Based Testing Workshop at VLSI<br>Test Symposium                                 |
|                 |                                                                                                                |

| 2004      | Program Chair for Defect-Based Testing Workshop at VLSI Test<br>Symposium |
|-----------|---------------------------------------------------------------------------|
| 2003      | Program Co-chair for Defect-Based Testing Workshop at VLSI Test Symposium |
| 2002-2011 | TPC, International Test Conference (ITC)                                  |
|           | NSF panel member (CISE/CCR/DA)                                            |
| 1999-2003 | University Booth Coordinator on SIGDA Advisory Board, ACM                 |

## **HOST Symposium Activities**

2010: General Chair

2008, 2009: Program Chair

2020: Vice-Program Co-Chair

2019, 2025: Awards Chair

2016-2018: Hardware Demonstration Chair

2023, 2024: Industry and Govt. Workshop Co-Chair

2008, 2009, 2012, 2013, 2014: Registration Chair

2008, 2009: Publication Chair

2008, 2009, 2011, 2013, 2015-2019, 2024, 2025: Technical Program Committee

2008-2025: Steering Committee

2018, 2019: Tutorial Presentation

2016-2024: Hardware Demonstrations

2008, 2009, 2012-2015, 2017-2019, 2022, 2025: Technical presentations

2012: Session Chair

2019-2021, 2023, 2024: Panel Moderator/Participant/Organizer

## **Departmental Service**

| 2018-2023    | P&T Committee, ECE, Univ. of New Mexico            |
|--------------|----------------------------------------------------|
| 2017-present | Area Chair, ECE, Univ. of New Mexico               |
| 2017-2018    | Faculty Search Committee, CMPE Univ. of New Mexico |
| 2015-2016    | Area Chair, CMPE Univ. of New Mexico               |
| 2015-2016    | Space Committee, Univ. of New Mexico               |
| 2013-2014    | Computer IT Committee                              |
| 2013-2014    | Space Committee                                    |
|              |                                                    |

| 2010-2011    | Area Chair (1.5 years, Aug 2010 through Jan. 2012), CMPE Univ. of New Mexico                                                                                                                                                         |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2010         | Faculty Search Committee, Univ. of New Mexico                                                                                                                                                                                        |
| 2009         | Undergraduate Program Committee, Univ. of New Mexico                                                                                                                                                                                 |
| 2008         | Graduate Program Committee, Univ. of New Mexico                                                                                                                                                                                      |
| 2008-ongoing | Computer Engineering Committee                                                                                                                                                                                                       |
| 2007         | Publicity Committee, Univ. of Maryland, Balt. Co.<br>Redeveloping college and department level websites, to improve<br>the process of recruiting high quality CMPE undergraduate stu-<br>dents.                                      |
| 2007         | Faculty Search Committee                                                                                                                                                                                                             |
| 2004-2007    | Graduate Program Director in Computer Engineering                                                                                                                                                                                    |
| 2002-2003    | Graduate Program Director in Computer Engineering                                                                                                                                                                                    |
| 2002         | Course scheduling committee                                                                                                                                                                                                          |
| 1999-2012    | Computer Engineering Graduate Committee<br>Co-authored graduate program proposal submitted to the Maryland Higher Educational Commission for approval in 2001.                                                                       |
| 1997-2004    | Computer Engineering Undergraduate Committee<br>Attended ABET workshop in May 1999.                                                                                                                                                  |
| 1997-2004    | Faculty Search Committee                                                                                                                                                                                                             |
| 1997-2003    | Comprehensive Exam Writing and Grading                                                                                                                                                                                               |
| 1997-2001    | Equipment Committee Ordered equipment and configured our test and measurement laboratory for the CMPE undergraduate and graduate programs. Successfully solicited for donations from Tektronics and Xilinx in the amount of ~\$100K. |
| 1997-Present | Graduate Admissions                                                                                                                                                                                                                  |

# New Course Development: Undergraduate

ECE 443/338 Hardware Design with VHDL/Immediate Logic Design

CMPE 415 Programmable Logic Devices

CMPE 310 Systems Design and Programming

CMPE 413 Principles of VLSI Design

CMPE 414, VLSI Design II

## New Course Development: Graduate

ECE 338, Intermediate Logic Design, (2020 created fully on-line version with screencasts)

ECE 525 Hardware-Oriented Security and Trust, (2018 created fully on-line version with screencasts)

ECE 522 Hardware-Software Codesign with FPGAs, (2017 created fully on-line version with screencasts)

ECE 595 VLSI Synthesis, 2015

CMPE 650 Digital Systems Design

CMPE 646 VLSI Design Verification and Testing

CMPE 640 Advanced VLSI Design

CMPE 641 Topics in VLSI

I applied for MOSIS chip fabrication money for the VLSI design courses over the period from 1998-2011 and supervised student testing of fabricated devices. In 2011, we built a 2 mm X 2 mm chip under a MOSIS research contract in IBM's 90 nm technology.

### **Conference and Journal Referee**

MDPI, DATE, HOST, ITC, VTS, ICCAD, DAC, Trans. on VLSI, Trans. on Circuits and Systems, Trans. on Computer-Aided Design, Trans. on Design Automation of Electronic Systems, NATW, DBT, JETTA, Transactions on Instrumentation and Measurement, Transactions on Information Security and Forensics

## **Memberships**

- IEEE Member, 1995-2023
- IEEE Senior Member: 2024-Present
- ACM, 1997-2003
- Test Technology Technical Committee (TTTC), 1997-2010